Part Number Hot Search : 
8D90MFI0 5KP45APT PA28F200 DDZ5V1B 3728LX 5DI5B 2N3904RM 06GEEW3E
Product Description
Full Text Search
 

To Download XC2C384 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 0
R
XC2C384 CoolRunner-II CPLD
0 0
DS095 (v2.5) October 1, 2004
Preliminary Product Specification
Features
* Optimized for 1.8V systems - As fast as 6.0 ns pin-to-pin delays - As low as 14 A quiescent current Industry's best 0.18 micron CMOS CPLD - Optimized architecture for effective logic synthesis - Multi-voltage I/O operation -- 1.5V to 3.3V Available in multiple package options - 144-pin TQFP with 118 user I/O - 208-pin PQFP with 173 user I/O - 256-ball FT (1.0mm) BGA with 212 user I/O - 324-ball FG (1.0mm) BGA with 240 user I/O - Pb-free available for all packages Advanced system features - Fastest in system programming * 1.8V ISP using IEEE 1532 (JTAG) interface - IEEE1149.1 JTAG Boundary Scan Test - Optional Schmitt-trigger input (per pin) - Unsurpassed low power management * DataGATE enable (DGE) signal control - Four seperate output banks - RealDigital 100% CMOS product term generation - Flexible clocking modes * Optional DualEDGE triggered registers * Clock divider (divide by 2,4,6,8,10,12,14,16) * CoolCLOCK - Global signal options with macrocell control * Multiple global clocks with phase selection per macrocell * Multiple global output enables * Global set/reset - Advanced design security - PLA architecture * Superior pinout retention * 100% product term routability across function block - Open-drain output option for Wired-OR and LED drive - Optional bus-hold, 3-state or weak pullup on selected I/O pins - Optional configurable grounds on unused I/Os - Mixed I/O voltages compatible with 1.5V, 1.8V, 2.5V, and 3.3V logic levels * SSTL2-1, SSTL3-1, and HSTL-1 I/O compatibility - Hot pluggable
Description
The CoolRunner-II 384-macrocell device is designed for both high performance and low power applications. This lends power savings to high-end communication equipment and high speed to battery operated devices. Due to the low power stand-by and dynamic operation, overall system reliability is improved This device consists of twenty four Function Blocks inter-connected by a low power Advanced Interconnect Matrix (AIM). The AIM feeds 40 true and complement inputs to each Function Block. The Function Blocks consist of a 40 by 56 P-term PLA and 16 macrocells which contain numerous configuration bits that allow for combinational or registered modes of operation. Additionally, these registers can be globally reset or preset and configured as a D or T flip-flop or as a D latch. There are also multiple clock signals, both global and local product term types, configured on a per macrocell basis. Output pin configurations include slew rate limit, bus hold, pull-up, open drain and programmable grounds. A Schmitt-trigger input is available on a per input pin basis. In addition to storing macrocell output states, the macrocell registers may be configured as direct input registers to store signals directly from input pins. Clocking is available on a global or Function Block basis. Three global clocks are available for all Function Blocks as a synchronous clock source. Macrocell registers can be individually configured to power up to the zero or one state. A global set/reset control line is also available to asynchronously set or reset selected registers during operation. Additional local clock, synchronous clock-enable, asynchonous set/reset and output enable signals can be formed using product terms on a per-macrocell or per-Function Block basis. A DualEDGE flip-flop feature is also available on a per macrocell basis. This feature allows high performance synchronous operation based on lower frequency clocking to help reduce the total power consumption of the device. Circuitry has also been included to divide one externally supplied global clock (GCK2) by eight different selections. This yields divide by even and odd clock frequencies. The use of the clock divide (division by 2) and DualEDGE flip-flop gives the resultant CoolCLOCK feature. DataGATE is a method to selectively disable inputs of the CPLD that are not of interest during certain points in time.
*
*
*
Refer to the CoolRunnerTM-II family data sheet for architecture description.
(c) 2003 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
1
XC2C384 CoolRunner-II CPLD By mapping a signal to the DataGATE function, lower power can be achieved due to reduction in signal switching. Another feature that eases voltage translation is output banking. Four output banks are available on the CoolRunner-II 384 macrocell device that permits easy interfacing to 3.3V, 2.5V, 1.8V, and 1.5V devices. The CoolRunner-II 384 macrocell CPLD is I/O compatible with various I/O standards (see Table 1). This device is also 1.5V I/O compatible with the use of Schmitt-trigger inputs.
R
for I/O standard voltages. The LVTTL I/O standard is a general purpose EIA/JEDEC standard for 3.3V applications that use an LVTTL input buffer and Push-Pull output buffer. The LVCMOS standard is used in 3.3V, 2.5V, 1.8V applications. Both HSTL and SSTL I/O standards make use of a VREF pin for JEDEC compliance. CoolRunner-II CPLDs are also 1.5V I/O compatible with the use of Schmitt-trigger inputs. Table 1: I/O Standards for XC2C384 Output VCCIO 3.3 3.3 2.5 1.8 1.5 1.5 2.5 3.3 Input VCCIO 3.3 3.3 2.5 1.8 1.5 1.5 2.5 3.3 Board Input Termination VREF Voltage VTT N/A N/A N/A N/A N/A 0.75 1.25 1.5 N/A N/A N/A N/A N/A 0.75 1.25 1.5
RealDigital Design Technology
Xilinx CoolRunner-II CPLDs are fabricated on a 0.18 micron process technology which is derived from leading edge FPGA product development. CoolRunner-II CPLDs employ RealDigital a design technique that makes use of CMOS technology in both the fabrication and design methodology. RealDigital design technology employs a cascade of CMOS gates to implement sum of products instead of traditional sense amplifier methodology. Due to this technology, Xilinx CoolRunner-II CPLDs achieve both high-performance and low power operation.
I/O Types LVTTL LVCMOS33 LVCMOS25 LVCMOS18 1.5V I/O HSTL-1 SSTL2-1 SSTL3-1
For information on assigning Vref pins, see XAPP399.
Supported I/O Standards
The CoolRunner-II 384 macrocell features LVCMOS, LVTTL, SSTL and HSTL I/O implementations. See Table 1
200
150
ICC (mA)
100
50
0 0 25 50 75 100 125 150 175 200 225
DS095_01_053103
Frequency (MHz)
Figure 1: ICC vs Frequency Table 2: ICC vs Frequency (LVCMOS 1.8V TA = 25C)(1) Frequency (MHz) 0 Typical -6 ICC (mA) Typical -7, -10 ICC (mA) 0.03 17.5 35.03 52.53 70.03 87.53 105.03 122.35 140.03
Notes: 1. 16-bit up/down, resettable binary counter (one counter per function block).
25
50
75
100
125
150
175
200
225
2
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
R
XC2C384 CoolRunner-II CPLD
Absolute Maximum Ratings (1)
Symbol VCC VCCIO VJTAG VIN
(2)
Description Supply voltage relative to ground Supply voltage for output drivers JTAG input voltage limits JTAG input supply voltage Input voltage relative to ground Voltage applied to 3-state output Storage Temperature (ambient) Junction Temperature
Value -0.5 to 2.0 -0.5 to 4.0 -0.5 to 4.0 -0.5 to 4.0 -0.5 to 4.0 -0.5 to 4.0 -65 to +150 +150
Units V V V V V V C C
VAUX
(1)
VTS(1) TSTG(3) TJ
Notes: 1. Maximum DC undershoot below GND must be limited to either 0.5V or 10 mA, whichever is easiest to achieve. During transitions, the device pins may undershoot to -2.0v or overshoot to +4.5V, provided this over or undershoot lasts less than 10 ns and with the forcing current being limited to 200 mA. 2. Valid over commercial temperature range. 3. For soldering guidelines and thermal considerations, see the Device Packaging information on the Xilinx website. For Pb free packages, see XAPP427.
Recommended Operating Conditions
Symbol VCC VCCIO Parameter Supply voltage for internal logic and input buffers Commercial TA = 0C to +70C Industrial TA = -40C to +85C Min 1.7 1.7 3.0 2.3 1.7 1.4 1.7 Max 1.9 1.9 3.6 2.7 1.9 1.6 3.6 Units V V V V V V V
Supply voltage for output drivers @ 3.3V operation Supply voltage for output drivers @ 2.5V operation Supply voltage for output drivers @ 1.8V operation Supply voltage for output drivers @ 1.5V operation
VAUX
Supply voltage for JTAG programming
DC Electrical Characteristics (Over Recommended Operating Conditions)
Symbol ICCSB ICCSB ICCSB ICC (1) ICC (1) CJTAG CCLK CIO IIL(2) IIH(2) Parameter Standby current (-6) Standby current (-7, -10) Standby current (industrial) Dynamic current (-6) Dynamic current (-7, -10) JTAG input capacitance Global clock input capacitance I/O capacitance Input leakage current I/O High-Z leakage Test Conditions VCC = 1.9V, VCCIO = 3.6V VCC = 1.9V, VCCIO = 3.6V VCC = 1.9V, VCCIO = 3.6V f = 1 MHz f = 50 MHz f = 1 MHz f = 50 MHz f = 1 MHz f = 1 MHz f = 1 MHz VIN = 0V or VCCIO to 3.9V VIN = 0V or VCCIO to 3.9V -1 -1 Typical 44 79 Max. 200 250 1.5 45 10 12 10 1 1 Units mA A A mA mA mA mA pF pF pF A A
Notes: 1. 16-bit up/down, resettable binary counter (one counter per function block). 2. See Quality and Reliability section of the CoolRunner-II family data sheet.
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
3
XC2C384 CoolRunner-II CPLD
R
LVCMOS and LVTTL 3.3V DC Voltage Specifications
Symbol VCCIO VIH VIL VOH VOL Parameter Input source voltage High level input voltage Low level input voltage High level output voltage Low level output voltage IOH = -8 mA, VCCIO = 3V IOH = -0.1 mA, VCCIO = 3V IOL = 8 mA, VCCIO = 3V IOL = 0.1 mA, VCCIO = 3V Test Conditions Min. 3.0 2 -0.3 VCCIO - 0.4V VCCIO - 0.2V Max. 3.6 3.9 0.8 0.4 0.2 Units V V V V V V V
LVCMOS 2.5V DC Voltage Specifications
Symbol VCCIO VIH VIL VOH VOL Parameter Input source voltage High level input voltage Low level input voltage High level output voltage Low level output voltage IOH = -8 mA, VCCIO = 2.3V IOH = -0.1 mA, VCCIO = 2.3V IOL = 8 mA, VCCIO = 2.3V IOL = 0.1 mA, VCCIO = 2.3V Test Conditions Min. 2.3 1.7 -0.3 VCCIO - 0.4V VCCIO - 0.2V Max. 2.7 3.9 0.7 0.4 0.2 Units V V V V V V V
LVCMOS 1.8V DC Voltage Specifications
Symbol VCCIO VIH VIL VOH VOL Parameter Input source voltage High level input voltage Low level input voltage High level output voltage Low level output voltage IOH = -8 mA, VCCIO = 1.7V IOH = -0.1 mA, VCCIO = 1.7V IOL = 8 mA, VCCIO = 1.7V IOL = 0.1 mA, VCCIO = 1.7V Test Conditions Min. 1.7 0.65 x VCCIO -0.3 VCCIO - 0.45 VCCIO - 0.2 Max. 1.9 3.9 0.35 x VCCIO 0.45 0.2 Units V V V V V V V
1.5V DC Voltage Specifications(1)
Symbol VCCIO VT+ VTVOH VOL High level output voltage Low level output voltage IOH = -8 mA, VCCIO = 1.4V IOH = -0.1 mA, VCCIO = 1.4V IOL = 8 mA, VCCIO = 1.4V IOL = 0.1 mA, VCCIO = 1.4V
Notes: 1. Hysteresis used on 1.5V inputs.
Parameter Input source voltage Input hysteresis threshold voltage
Test Conditions
Min. 1.4 0.5 x VCCIO 0.2 x VCCIO VCCIO - 0.45 VCCIO - 0.2 -
Max. 1.6 0.8 x VCCIO 0.5 x VCCIO 0.4 0.2
Units V V V V V V V
4
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
R
XC2C384 CoolRunner-II CPLD
Schmitt Trigger Input DC Voltage Specifications
Symbol VCCIO VT+ VTParameter Input source voltage Input hysteresis threshold voltage Test Conditions Min. 1.4 0.5 x VCCIO 0.2 x VCCIO Max. 3.9 0.8 x VCCIO 0.5 x VCCIO Units V V V
SSTL2-1 DC Voltage Specifications
Symbol VCCIO VREF(1) VTT(2) VIH VIL VOH VOL Parameter Input source voltage Input reference voltage Termination voltage High level input voltage Low level input voltage High level output voltage Low level output voltage IOH = -8 mA, VCCIO = 2.3V IOL = 8 mA, VCCIO = 2.3V Test Conditions Min. 2.3 1.15 VREF - 0.04 VREF + 0.18 -0.3 VCCIO - 0.62 Typ 2.5 1.25 1.25 Max. 2.7 1.35 VREF + 0.04 3.9 VREF - 0.18 0.54 Units V V V V V V V
Notes: 1. VREF should track the variations in VCCIO, also peak to peak AC noise on VREF may not exceed 2% VREF. 2. VTT of transmitting device must track VREF of receiving devices.
SSTL3-1 DC Voltage Specifications
Symbol VCCIO VREF(1) VTT(2) VIH VIL VOH VOL Parameter Input source voltage Input reference voltage Termination voltage High level input voltage Low level input voltage High level output voltage Low level output voltage IOH = -8 mA, VCCIO = 3V IOL = 8 mA, VCCIO = 3V Test Conditions Min. 3.0 1.3 VREF - 0.05 VREF + 0.2 -0.3 VCCIO - 1.1 Typ 3.3 1.5 1.5 Max. 3.6 1.7 VREF + 0.05 VCCIO + 0.3 VREF - 0.2 0.7 Units V V V V V V V
Notes: 1. VREF should track the variations in VCCIO, also peak to peak AC noise on VREF may not exceed 2% VREF. 2. VTT of transmitting device must track VREF of receiving devices.
HSTL1 DC Voltage Specifications
Symbol VCCIO VREF(1) VTT(2) VIH VIL VOH VOL Parameter Input source voltage Input reference voltage Termination voltage High level input voltage Low level input voltage High level output voltage Low level output voltage IOH = -8 mA, VCCIO = 1.7V IOL = 8 mA, VCCIO = 1.7V Test Conditions Min. 1.4 0.68 VREF + 0.1 -0.3 VCCIO - 0.4 Typ 1.5 0.75 VCCIO * 0.5 Max. 1.6 0.90 1.9 VREF - 0.1 0.4 Units V V V V V V V
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
5
XC2C384 CoolRunner-II CPLD
R
AC Electrical Characteristics Over Recommended Operating Conditions
-6(5) Symbol TPD1 TPD2 TSUD TSU1 TSU2 THD TH TCO FTOGGLE
(1)
-7 Min. 3.8 2.9 3.3 0.0 0.0 2.3 1.4 1.8 0.9 1.8 3.0 0.0 2.0 7.5 7.5 0.0 4.0 Max. 7.1 7.5 5.8 350 217 200 115 110 7.3 6.0 7.0 8.0 7.5 6.0 Min. 3.5 3.1 3.9 0.0 0.0 2.1 1.7 2.5 0.9 1.3 3.2 0.0 3.0 10.0 10.0 0.0 6.0 8.5 3.0 1.7 5.0 2.5
-10 Max. 9.2 10.0 7.9 166 128 116 91 85 9.3 9.2 10.2 12.5 11.6 11.5 -
Parameter Propagation delay single p-term Propagation delay OR array Direct input register set-up time Setup time fast (single p-term) Setup time (OR array) Direct input register hold time Hold time (OR array or p-term) Clock to output Internal toggle rate Maximum system frequency Maximum system frequency Maximum external frequency Maximum external frequency Direct input register p-term clock setup time P-term clock setup time (single p-term) P-term clock setup time (OR array) Direct input register p-term clock hold time P-term clock hold P-term clock to output Global OE to output enable/disable P-term OE to output enable/disable Macrocell driven OE to output enable/disable P-term set/reset to output valid Global set/reset to output valid Register clock enable setup time Register clock enable hold time Global clock pulse width High or Low P-term pulse width High or Low Asynchronous preset/reset pulse width (High or Low) Set-up before DataGATE latch assertion Hold to DataGATE latch assertion DataGATE recovery to new data DataGATE low pulse width CDRST setup time before falling edge GCLK2
Min. 2.2 2.3 2.6 0.0 0.0 1.0 1.1 1.4 0.5 1.4 2.4 0.0 1.2 6.0 6.0 0.0 3.0
Max. 5.7 6.0 4.4 416 278 256 149 133 5.6 5.5 6.5 7.1 7.4 5.5 -
Unit s ns ns ns ns ns ns ns ns MHz MHz MHz MHz MHz ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns
FSYSTEM1(2) FSYSTEM2(2) FEXT1 FEXT2
(3) (3)
TPSUD TPSU1 TPSU2 TPHD TPH TPCO TOE/TOD TPOE/TPOD TMOE/TMOD TPAO TAO TSUEC THEC TCW TPCW TAPRPW TDGSU TDGH TDGR TDGW TCDRSU
7.0 2.5 1.2
11.0
ns ns ns
6
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
R
XC2C384 CoolRunner-II CPLD
-6(5) Symbol TCDRH TCONFIG Configuration time Parameter CDRST hold time before falling edge GCLK2 Min. 0.0 200 Max. Min. 0.0
-7 Max. 200 Min. 0.0
-10 Max. 200
Unit s ns s
Notes: 1. FTOGGLE is the maximum frequency of a T flip-flop can reliably toggle (see CoolRunner-II family data sheet). 2. FSYSTEM1 (1/TCYCLE) is the internal operating frequency for a device with 16-bit resettable binary counter through one p-term per macrocell while FSYSTEM2 is through the OR array (one counter per function block) 3. FEXT1(1/TSU1+TCO) is the maximum external frequency using one p-term while FEXT2 is through the OR array 4. Typical configuration current during TCONFIG is 25 mA. 5. The -6 speed grade is Advanced Specification.
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
7
XC2C384 CoolRunner-II CPLD
R
Internal Timing Parameters
-6(1) Symbol Buffer Delays TIN Input buffer delay TDIN TGCK TGSR TGTS TOUT Parameter(1) Min. 1.6 0.0 1.2 0.0 Max. 2.5 3.8 1.8 2.1 2.0 2.4 3.0 0.7 0.4 0.3 0.4 0.2 0.5 0 1.8 1.6 0.5 2.0 0.5 3.0 2.0 0.0 2.0 0.5 1.5 1.5 2.0 Min. 1.4 0.0 1.4 0.0 -7 Max. 3.1 4.5 2.4 2.4 2.9 3.0 3.1 0.8 0.5 0.4 0.5 0.4 0.6 0 2.0 2.0 0.8 3.0 0.8 4.0 2.0 0.0 2.0 0.6 1.5 0.8 3.0 Min. 1.8 0.0 1.8 0.0 -10 Max. 3.8 5.0 3.3 4.6 3.7 3.9 5.5 0.9 0.8 0.8 0.7 0.7 3.0 0 4.5 3.0 1.0 4.0 1.0 4.0 4.0 0.0 4.0 1.0 3.0 3.0 4.0 Units ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns
Direct data register input delay Global Clock buffer delay Global set/reset buffer delay Global 3-state buffer delay Output buffer delay
TEN Output buffer enable/disable delay P-term Delays TCT Control term delay TLOGI1 Single P-term delay adder TLOGI2 Multiple P-term delay adder Macrocell Delay TPDI Input to output valid TSUI THI TECSU TECHO TCOI TAOI Setup before clock Hold after clock Enable clock setup time Enable clock hold time Clock to output valid Set/reset to output valid
TCDBL Clock doubler delay Feedback Delays TF Feedback delay TOEM Macrocell to global OE delay I/O Standard Time Adder Delays 1.5V I/O TIN15 Standard input adder THYS15 TOUT15 Hysteresis input adder Output adder
TSLEW15 Output slew rate adder I/O Standard Time Adder Delays 1.8V CMOS THYS18 Hysteresis input adder TOUT18 Output adder TSLEW Output slew rate adder I/O Standard Time Adder Delays 2.5V CMOS TIN25 Standard input adder THYS25 TOUT25 TSLEW25 Hysteresis input adder Output adder Output slew rate adder
Notes: 1. The -6 speed grade is Advanced Specification.
8
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
R
XC2C384 CoolRunner-II CPLD
Internal Timing Parameters (Continued)
-6(1) Symbol TIN33 THYS33 TOUT33 Parameter(1) Standard input adder Hysteresis input adder Output adder Min. -
-7 Max. 0.4 1.0 1.0 2.0 0.7 0.0 0.7 0.0 0.8 0.0 Min. -
-10 Max. 0.5 1.2 1.2 3.0 0.8 -0.5 0.8 -0.50 1.0 0.0 Min. -
Max. 2.0 3.0 3.0 4.0 2.5 0.0 2.5 0.00 2.5 0.0
Units ns ns ns ns ns ns ns ns ns ns
I/O Standard Time Adder Delays 3.3V CMOS/TTL
TSLEW33 Output slew rate adder I/O Standard Time Adder Delays HSTL, SSTL SSTL2-1 Input adder to TIN, TDIN, TGCK, TGSR, TGTS Output adder to TOUT SSTL3-1 Input adder to TIN, TDIN, TGCK, TGSR, TGTS Output adder to TOUT HSTL-1 Input adder to TIN, TDIN, TGCK, TGSR, TGTS Output adder to TOUT
Notes: 1. 1.5 ns input pin signal rise/fall.
Switching Characteristics
VCC = VCCIO = 1.8V, 25oC
Switching Test Conditions
VCC R1
6.0
Device Under Test R2 CL
Test Point
5.5
TPD2 (ns)
5.0
Output Type
4.5
LVTTL33 LVCMOS33 LVCMOS25
1 2 4 8 16
R1 268 275 188 112.5 150
R2 235 275 188 112.5 150
CL 35 pF 35 pF 35 pF 35 pF 35 pF
4.0
LVCMOS18 LVCMOS15
Number of Outputs Switching
DS095_02_053103
Figure 2: Derating Curve for TPD
Notes: 1. CL includes test fixtures and probe capacitance. 2. 1.5 nsec maximum rise/fall times on inputs.
DS092_03_092302
Figure 3: AC Load Circuit
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
9
XC2C384 CoolRunner-II CPLD
R
Typical I/V Output Curves
3.3V
60
50
IO (Output Current mA)
40 1.8V 30
2.5V
Iol
20 1.5V 10
0 0 .5 1.0 1.5 2.0 2.5 3.0 3.5
VO (Output Volts)
XC384_IV_050703
Figure 4: Typical I/V Curves for XC2C384
11
Pin Descriptions
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
1 1 1(GSR) 1 1 1 1 1 1 1 1 1 1 1 1 1
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
143 142 140 139 -
2 208 206 205 203 202 201 200 199
B3 B4 C4 A2 C5 A3 E7 -
C3 A1 A2 B3 C4 B4 C5 B5 A3 A4
2 2 2 2 2 2 2 2 2 2
2(GTS2) 2 2(GTS3) 2 2(GTS0) 2 2 2 2 2 2 2 2 2 2(GTS1) 2
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
2 3 4 5 6 7
3 4 5 6 7 8 9 10
D3 C3 E3 B2 D4 A1 D2 C2 E5 B1
D3 B2 B1 C2 C1 D2 F4 E2 E1 F2
2 2 2 2 2 2 2 2 2 2
10
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
R
XC2C384 CoolRunner-II CPLD
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
138 137 136 135 134 9 10 11 12 -
198 197 196 195 194 193 192 191 12 14 15 16 17 18 19 20 21
A4 C6 B5 D6 A5 E8 B6 C7 A6 E4 C1 E2 F2 E6 F3 D1 G4 E1 G3
D6 A5 C6 B6 A6 D7 C7 B7 A7 D8 G4 G3 G2 G1 H4 H3 H2 H1 J3 J2
2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2
5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
133 132 131 130 129 13 14 15 16 17 18
189 188 187 186 185 184 183 22 23 25
D7 B7 E9 A7 D8 B8 C8 A8 E11 E10 G2 F5 F1 G5 H2 H4 G1 H3 H1 H5
C8 B8 A8 D9 C9 B9 A9 D10 C10 B10 J1 K3 K2 K1 L1 L3 L2 M1 M2 M3
2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
11
XC2C384 CoolRunner-II CPLD
R
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
7(CDRST) 7 7 7 7 7 7 7 7 7 7 7(GCK1) 7 7 7(GCK0) 7 8 8(GCK2) 8 8 8(DGE) 8 8 8 8 8 8 8 8 8 8 8
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
35 34 33 32 31 30 38 39 40 41 42 43
51 50 49 48 47 46 45 44 43 54 55 56 57 58 60 61 -
P2 N3 R1 N4 N2 M3 P1 M4 M2 L3 P4 P5 R2 T1 T2 N5 R4 M5
AB2 AA2 AA1 W4 Y2 Y1 W2 W1 V3 U4 Y4 AB3 AA4 Y5 AA5 AB4 W6 AB5 Y6 AA6
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
9 9 9 9 9 9 9 9 9 9 9 9 9 9 9 9 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10 10
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
28 -26 25 44 45 46 48 49 50
41 40 39 38 37 36 35 34 32 62 63 64 65 66 67 69 70 71
N1 L4 M1 L5 K4 L2 K3 L1 R5 R6 N6 R3 M6 T3 P6
V2 V1 U3 U2 U1 T4 T3 T2 T1 R4 AB6 W7 Y7 AA7 AB7 W8 Y8 AA8 AB8 Y9
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
12
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
R
XC2C384 CoolRunner-II CPLD
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
24 23 22 21 20 19 51 52 53 54 -
31 30 29 28 27 72 73 74 75 76 77 78
K5 K2 J4 K1 J3 J2 J5 J1 T4 P7 T5 N7 R7 M7 T6
R3 R2 R1 P4 P3 P2 P1 N3 N2 N1 AA9 AB9 W10 Y10 AA10 AB10 AB11 W11 AA11 Y11
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
13 13 13 13 13 13 13 13 13 13 13 13 13 13 13 13 14 14 14 14 14 14 14 14 14 14 14 14 14 14 14 14
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
112 113 114 115 111 110 107 106 105 104 -
160 161 162 163 164 159 158 155 154 153 152 151 150
B16 G11 C14 B15 A16 B13 B14 C13 A15 C12 D14 C15 G12 D15 E14 C16 F14 D16 F13 E15
C21 C20 B22 B21 A22 A21 B20 C19 B19 C18 D19 D20 C22 D21 D22 E20 F19 E21 E22 F20
4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
13
XC2C384 CoolRunner-II CPLD
R
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
15 15 15 15 15 15 15 15 15 15 15 15 15 15 15 15 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16 16
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
116 117 118 119 120 103 102 101 100
165 166 167 168 169 170 171 149 148 147 146 145 144 143
B12 D13 A14 E13 A13 C11 A12 B11 D11 A11 G13 F15 G14 E16 H12 F16 H16 -
B18 A19 D17 A18 C17 B17 D16 C16 B16 D15 F21 F22 G19 G20 G21 G22 H19 H21 H22 J19
4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4
17 17 17 17 17 17 17 17 17 17 17 17 17 17 17 17 18 18 18 18 18 18 18 18 18 18 18 18 18 18 18 18
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
121 124 125 126 128 98 97 96 95 94 -
173 174 175 178 179 180 182 142 140 139 138 137 136 135 134 -
D10 B10 E12 F12 B9 C9 C10 A9 D9 G15 H13 G16 H14 H15 J12 K12 J16
C15 B15 D14 B14 C13 A13 D12 C12 B11 A10 J20 J21 J22 K19 K20 K21 K22 L19 L20 L21
4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4
14
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
R
XC2C384 CoolRunner-II CPLD
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
19 19 19 19 19 19 19 19 19 19 19 19 19 19 19 19 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20 20
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
74 75 76 77 78 79 71 70 69 68 66 64 -
103 106 107 108 109 110 111 112 113 102 101 100 99 97 95 -
P13 P14 P15 R15 T16 N14 R16 N15 M15 M13 R13 N13 R14 T15 R12 T14 N11 P11 M11 T13
AA22 Y20 Y21 W20 W21 Y22 W22 V20 V21 U19 AB22 AA21 AB21 W19 AA20 Y18 AA19 Y17 AA18 AB18
3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3
21 21 21 21 21 21 21 21 21 21 21 21 21 21 21 21 22 22 22 22 22 22 22 22 22 22 22 22 22 22 22 22
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
80 81 82 83 61 60 59 -
114 115 116 117 118 119 120 121 122 123 91 90 89 88 87 86 85 -
P16 N16 L14 M14 L15 L13 M12 M16 K14 N10 T12 P10 T11 R10 M10 T10 M9 R9 P9
V22 U20 U21 U22 T19 T20 T21 T22 R21 R22 AA17 AB17 Y16 AA16 AB16 W15 Y15 AA15 AB15 W14
3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
15
XC2C384 CoolRunner-II CPLD
R
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
Pin Descriptions (Continued)
Function Block Macrocell TQ144 PQ208 FT256 FG324 I/O Bank
23 23 23 23 23 23 23 23 23 23 23 23 23 23 23 23
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
85 86 87 88 91 92 -
125 126 127 128 131 -
L16 K15 L12 K16 J14 J15 J13 -
P20 P21 N19 N21 N22 M22 M19 M20 M21 L22
3 3 3 3 3 3 3 3 3 3
24 24 24 24 24 24 24 24 24 24 24 24 24 24 24 24
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
58 57 56 -
84 83 82 80 -
N9 T9 M8 T8 P8 R8 T7 N8
Y14 AA14 AB14 Y13 AA13 AB13 W12 Y12 AA12 AB12
3 3 3 3 3 3 3 3 3 3
Notes: 1. GTS = global output enable, GSR = global reset/set, GCK = global clock, CDRST = clock divide reset, DGE = DataGATE enable.
XC2C384 JTAG, Power/Ground, No Connect Pins and Total User I/O
Pin Type TCK TDI TDO TMS VAUX (JTAG supply voltage) Power internal (VCC) Power Bank 1 I/O (VCCIO1) Power Bank 2 I/O (VCCIO2) Power Bank 3 I/O (VCCIO3) Power Bank 4 I/O (VCCIO4) TQ144 67 63 122 65 8 1, 37, 84 27, 55 141 73, 93 109, 127 PQ208 98 94 176 96 11 1, 53, 124 33, 59, 79 26, 204 92, 105, 132 133, 157, 172, 181 FT256 P12 R11 A10 N12 F4 P3, K13, D12, D5 J6, K6, L7, L8 F7, F8, G6, H6 J11, K11, L10, L9 F10, F9, H11 FG324 Y19 AB19 C14 AB20 F1 AA3, N20, A20, D4, E3 M9, N9, P10, P11 J10, J11, K9, L9 M14, N14, P12, P13 J12, J13, K14, L14
16
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
R
XC2C384 CoolRunner-II CPLD
XC2C384 JTAG, Power/Ground, No Connect Pins and Total User I/O (Continued)
Pin Type Ground TQ144 29, 36, 47, 62, 72, 89, 90, 99, 108, 123, 144 PQ208 13, 24, 42, 52, 68, 81, 93, 104, 129, 130, 141, 156, 177, 190, 207 FT256 F11, F6, G10, G7, G8, G9, H10, H7, H8, H9, J10, J7, J8, J9, K10, K7, K8, K9, L11, L6 FG324 D5, D18, E4, E19, J9, J14, K10, K11, K12, K13, L10, L11, L12, L13, M10, M11, M12, M13, N10, N11, N12, N13, P9, P14, V4, V19, W5, W18 A11,A12,A14,A15,A16,A17,B 12,B13,C11,D1,D11,D13,F3,H 20,J4,K4,L4,M4,N4,P19,P22, R19,R20,W3,W9,W13,W16,W 17,Y3,AB1 212 240
No connects
Total user I/O (includes dual function pins)
118
173
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
17
XC2C384 CoolRunner-II CPLD
R
Ordering Information
Pin/Ball Spacing 0.5mm 0.5mm 0.5mm 0.5mm 0.5mm 0.5mm 1.0mm 1.0mm 1.0mm 1.0mm 1.0mm 1.0mm 0.5mm 0.5mm 0.5mm 0.5mm 0.5mm 0.5mm 1.0mm 1.0mm 1.0mm 1.0mm 1.0mm 1.0mm 0.5mm 0.5mm 1.0mm 1.0mm 0.5mm 0.5mm JC JA (C/Watt) (C/Watt) 34.1 34.1 34.1 36.1 36.1 36.1 33.5 33.5 33.5 39.3 39.3 39.3 34.1 34.1 34.1 36.1 36.1 36.1 33.5 33.5 33.5 39.3 39.3 39.3 34.1 36.1 33.5 39.3 34.1 36.1 6.5 6.5 6.5 8.4 8.4 8.4 5.5 5.5 5.5 5.3 5.3 5.3 6.5 6.5 6.5 8.4 8.4 8.4 5.5 5.5 5.5 5.3 5.3 5.3 6.5 8.4 5.5 5.3 6.5 8.4 Package Body Dimensions 20mm x 20mm 20mm x 20mm 20mm x 20mm 28mm x 28mm 28mm x 28mm 28mm x 28mm 17mm x 17mm 17mm x 17mm 17mm x 17mm 23mm x 23mm 23mm x 23mm 23mm x 23mm 20mm x 20mm 20mm x 20mm 20mm x 20mm 28mm x 28mm 28mm x 28mm 28mm x 28mm 17mm x 17mm 17mm x 17mm 17mm x 17mm 23mm x 23mm 23mm x 23mm 23mm x 23mm 20mm x 20mm 28mm x 28mm 17mm x 17mm 23mm x 23mm 20mm x 20mm 28mm x 28mm Comm. (C) I/O 118 118 118 173 173 173 212 212 212 240 240 240 118 118 118 173 173 173 212 212 212 240 240 240 118 173 212 240 118 173 Ind. (I)(1) C C C C C C C C C C C C C C C C C C C C C C C C I I I I I I
Part Number XC2C384-6TQ144C(2) XC2C384-7TQ144C XC2C384-10TQ144C XC2C384-6PQ208C(2) XC2C384-7PQ208C XC2C384-10PQ208C XC2C384-6FT256C(2) XC2C384-7FT256C XC2C384-10FT256C XC2C384-6FG324C(2) XC2C384-7FG324C XC2C384-10FG324C XC2C384-6TQG144C(2) XC2C384-7TQG144C XC2C384-10TQG144C XC2C384-6PQG208C(2) XC2C384-7PQG208C XC2C384-10PQG208C XC2C384-6FTG256C(2) XC2C384-7FTG256C XC2C384-10FTG256C XC2C384-6FGG324C(2) XC2C384-7FGG324C XC2C384-10FGG324C XC2C384-10TQ144I XC2C384-10PQ208I XC2C384-10FT256I XC2C384-10FG324I XC2C384-10TQG144I XC2C384-10PQG208I
Package Type Thin Quad Flat Pack Thin Quad Flat Pack Thin Quad Flat Pack Plastic Quad Flat Pack Plastic Quad Flat Pack Plastic Quad Flat Pack Fine Pitch Thin BGA Fine Pitch Thin BGA Fine Pitch Thin BGA Fine Pitch BGA Fine Pitch BGA Fine Pitch BGA Thin Quad Flat Pack; Pb-free Thin Quad Flat Pack; Pb-free Thin Quad Flat Pack; Pb-free Plastic Quad Flat Pack; Pb-free Plastic Quad Flat Pack; Pb-free Plastic Quad Flat Pack; Pb-free Fine Pitch Thin BGA; Pb-free Fine Pitch Thin BGA; Pb-free Fine Pitch Thin BGA; Pb-free Fine Pitch BGA; Pb-free Fine Pitch BGA; Pb-free Fine Pitch BGA; Pb-free Plastic Quad Flat Pack Plastic Quad Flat Pack Fine Pitch Thin BGA Fine Pitch BGA Plastic Quad Flat Pack; Pb-free Plastic Quad Flat Pack; Pb-free
18
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
R
XC2C384 CoolRunner-II CPLD
Part Number XC2C384-10FTG256I XC2C384-10FGG324I
Pin/Ball Spacing 1.0mm 1.0mm
JA JC (C/Watt) (C/Watt) 33.5 39.3 5.5 5.3
Package Type Fine Pitch Thin BGA; Pb-free Fine Pitch BGA; Pb-free
Package Body Dimensions 17mm x 17mm 23mm x 23mm
Comm. (C) I/O 212 240 Ind. (I)(1) I I
Notes: 1. C = Commercial (TA = 0C to +70C); I = Industrial (TA = -40C to +85C). 2. Inquire with your local sales representative for availability of this part.
Standard Example: XC2C128 Device Speed Grade Package Type Number of Pins Temperature Range
-4 TQ
144
C
Pb-Free Example: XC2C128 Device Speed Grade Package Type Pb-Free Number of Pins Temperature Range
-4 TQ
G
144
C
Device Part Marking
R
Device Type Package Speed Operating Range
XC2Cxxx TQ144 7C
This line not related to device part number
Part marking for non-chip scale package
Figure 5: Sample Package with Part Marking
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
19
XC2C384 CoolRunner-II CPLD
R
VCC I/O(1) I/O(1) I/O I/O(1) I/O(1) I/O VAUX I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O
VCCIO1 I/O GND I/O(2) I/O I/O(2) I/O I/O I/O(4) GND
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
144 143 142 141 140 139 138 137 136 135 134 133 132 131 130 129 128 127 126 125 124 123 122 121 120 119 118 117 116 115 114 113 112 111 110 109
GND I/O(3) I/O VCCIO2 I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O VCCIO4 I/O I/O I/O GND TDO I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O VCCIO4
TQ144 Top View
108 107 106 105 104 103 102 101 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 75 74 73
GND I/O I/O I/O I/O I/O I/O I/O I/O GND I/O I/O I/O I/O I/O VCCIO3 I/O I/O GND GND I/O I/O I/O I/O VCC I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O VCCIO1
Figure 6: TQ144 Thin Quad Flat Pack
20
www.xilinx.com 1-800-255-7778
VCCIO1 I/O I/O I/O I/O I/O I/O GND TDI I/O TMS I/O TCK I/O I/O I/O I/O GND
VCC I/O(2) I/O(5) I/O I/O I/O I/O I/O I/O I/O GND I/O I/O I/O I/O I/O I/O I/O
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
(1) - Global Output Enable (2) - Global Clock (3) - Global Set/Reset (4) - Clock Divide Reset (5) - DataGATE Enable
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
R
XC2C384 CoolRunner-II CPLD
VCC I/O I/O(1) I/O I/O(1) I/O I/O(1) I/O I/O(1) I/O VAUX I/O GND I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O GND I/O VCCIO2 I/O I/O I/O I/O I/O I/O VCCIO1 I/O I/O I/O I/O I/O I/O I/O I/O GND I/O I/O(2) I/O I/O(2) I/O I/O I/O I/O I/O(4) GND
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
208 207 206 205 204 203 202 201 200 199 198 197 196 195 194 193 192 191 190 189 188 187 186 185 184 183 182 181 180 179 178 177 176 175 174 173 172 171 170 169 168 167 166 165 164 163 162 161 160 159 158 157
I/O GND I/O(3) I/O VCCIO2 I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O GND I/O I/O I/O I/O I/O I/O I/O I/O VCCIO4 I/O I/O I/O GND TDO I/O I/O I/O VCCIO4 I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O VCCIO4
PQ208 Top View
156 155 154 153 152 151 150 149 148 147 146 145 144 143 142 141 140 139 138 137 136 135 134 133 132 131 130 129 128 127 126 125 124 123 122 121 120 119 118 117 116 115 114 113 112 111 110 109 108 107 106 105
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
VCC I/O I/O(2) I/O I/O I/O(5) VCCIO1 I/O I/O I/O I/O I/O I/O I/O I/O GND I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O VCCIO1 I/O GND I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O VCCIO3 GND TDI I/O TMS I/O TCK I/O I/O I/O I/O I/O GND
53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
GND I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O GND I/O I/O I/O I/O I/O I/O I/O VCCIO4 VCCIO3 I/O GND GND I/O I/O I/O I/O VCC I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O VCCIO3
(1) - Global Output Enable (2) - Global Clock (3) - Global Set/Reset (4) - Clock Divide Reset (5) - DataGATE Enable
Figure 7: PQ208 Plastic Quad Flat Package
www.xilinx.com 1-800-255-7778
21
XC2C384 CoolRunner-II CPLD
R
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O(2) I/O I/O(4) I/O I/O(5)
A B C D E F G H J K L M N P R T
I/O
I/O
I/O
I/O
I/O
I/O
TDO
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O(3)
I/O
I/O
I/O
I/O
I/O
I/O
VCC
I/O
I/O
I/O
I/O
I/O
I/O
VCC
I/O(1)
I/O(1)
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O(1)
I/O
I/O(1)
I/O
I/O
I/O
I/O
I/O
I/O
GND
VCCIO4
VCCIO4 VCCIO2
VCCIO2
GND
I/O
VAUX
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
GND
GND
GND
GND
VCCIO2
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
VCCIO4
GND
GND
GND
GND
VCCIO2
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
VCCIO3
GND
GND
GND
GND
VCCIO1
I/O
I/O
I/O
I/O
I/O
I/O
I/O
VCC
I/O
VCCIO3
GND
GND
GND
GND
VCCIO1
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
GND
VCCIO3 VCCIO3 VCCIO1 VCCIO1
GND
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O(2)
I/O
I/O
I/O
I/O
I/O
TMS
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
TCK
I/O
I/O
I/O
I/O
I/O
I/O
I/O(2)
I/O
VCC
I/O
I/O
I/O
I/O
I/O
I/O
TDI
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
FT256 Bottom View
(1) - Global Output Enable (2) - Global Clock (3) - Global Set/Reset (4) - Clock Divide Reset (5) - DataGATE Enable
Figure 8: FT256 Fine Pitch Thin BGA
22
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
1
R
XC2C384 CoolRunner-II CPLD
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
I/O(3) I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O(4)
A B C D E F G H J K L M N P R T U V W Y AA AB
I/O
I/O
VCC
I/O
I/O
NC
NC
NC
NC
I/O
NC
NC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
NC
NC
I/O
I/O
I/O
I/O
I/O
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O(1) I/O(1)
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
TDO
I/O
I/O
NC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
GND
I/O
I/O
I/O
I/O
NC
I/O
NC
I/O
I/O
I/O
I/O
I/O
GND
VCC
I/O(1)
NC
I/O
I/O
I/O
GND
GND
VCC
I/O(1)
I/O
I/O
I/O
I/O
I/O
NC
VAUX
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
NC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
GND
VCCIO4 VCCIO4 VCCIO2 VCCIO2
GND
NC NC
I/O I/O
I/O I/O
I/O
I/O
I/O
I/O
VCCIO4
GND
GND
GND
GND
VCCIO2
I/O
I/O
I/O
I/O
VCCIO4
GND
GND
GND
GND
VCCIO2
NC
I/O
I/O
I/O
I/O
I/O
I/O
VCCIO3
GND
GND
GND
GND
VCCIO1
NC NC
I/O I/O
I/O I/O
I/O
I/O
VCC
I/O
VCCIO3
GND
GND
GND
GND
VCCIO1
NC
I/O
I/O
NC
GND
VCCIO3 VCCIO3 VCCIO1 VCCIO1
GND
I/O
I/O
I/O
I/O
I/O
NC
NC
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
GND NC I/O I/O
GND
I/O(2)
I/O
I/O
I/O
I/O
I/O
GND
NC
I/O
I/O
NC
I/O
I/O
NC
I/O
I/O
GND
I/O
NC
I/O
I/O
I/O
I/O
TCK
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
NC
I/O(2)
I/O I/O
I/O I/O
I/O TMS
I/O TDI
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O I/O
I/O(5) I/O
I/O I/O
VCC I/O(2)
I/O NC
FG324 Bottom View
(1) - Global Output Enable (2) - Global Clock (3) - Global Set/Reset (4) - Clock Divide Reset (5) - DataGATE Enable
Figure 9: FG324 Fine Pitch BGA
Additional Information
CoolRunner-II Datasheets and Application Notes Device Packages
DS095 (v2.5) October 1, 2004 Preliminary Product Specification
www.xilinx.com 1-800-255-7778
1
23
XC2C384 CoolRunner-II CPLD
R
Revision History
The following table shows the revision history for this document. Date 5/31/02 9/23/02 4/16/03 5/30/03 11/7/03 1/26/04 5/7/04 8/03/04 10/01/04 Version 1.0 1.1 1.2 2.0 2.1 2.2 2.3 2.4 2.5 Initial Xilinx release. Updated FT256 and TQ144 pinouts. Updated FG324 package, updated No Connect pins. Added -6, -10 characterization data. Corrected typo on page 1. 324-ball FG BGA package has ball pitch of 1.0mm. Added links to Application notes and Datasheets. Corrected error in package dimensions of XC2C384-10TQ144I. Pb-free documentation Add Asynchronous Preset/Reset Pulse Width specification to AC Electrical Characteristics. Revision
24
www.xilinx.com 1-800-255-7778
DS095 (v2.5) October 1, 2004 Preliminary Product Specification


▲Up To Search▲   

 
Price & Availability of XC2C384

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X